namespace X86Disassembler.X86.Handlers.FloatingPoint.Arithmetic; using X86Disassembler.X86.Operands; /// /// Handler for FDIVR float64 instruction (DC /7) /// public class FdivrFloat64Handler : InstructionHandler { /// /// Initializes a new instance of the FdivrFloat64Handler class /// /// The instruction decoder that owns this handler public FdivrFloat64Handler(InstructionDecoder decoder) : base(decoder) { } /// /// Checks if this handler can decode the given opcode /// /// The opcode to check /// True if this handler can decode the opcode public override bool CanHandle(byte opcode) { // FDIVR is DC /7 if (opcode != 0xDC) return false; if (!Decoder.CanReadByte()) { return false; } // Check if the ModR/M byte has reg field = 7 byte modRm = Decoder.PeakByte(); byte reg = (byte)((modRm >> 3) & 0x7); return reg == 7; } /// /// Decodes a FDIVR float64 instruction /// /// The opcode of the instruction /// The instruction object to populate /// True if the instruction was successfully decoded public override bool Decode(byte opcode, Instruction instruction) { if (!Decoder.CanReadByte()) { return false; } // Read the ModR/M byte using the specialized FPU method var (mod, reg, fpuRm, rawOperand) = ModRMDecoder.ReadModRMFpu(); // Set the instruction type instruction.Type = InstructionType.Fdivr; // For memory operands, set the operand if (mod != 3) // Memory operand { // Set the structured operands - the operand already has the correct size from ReadModRM instruction.StructuredOperands = [ rawOperand ]; } else // Register operand (ST(i)) { // For DC F8-DC FF, the operands are reversed: ST(i), ST(0) var stiOperand = OperandFactory.CreateFPURegisterOperand(fpuRm); // ST(i) var st0Operand = OperandFactory.CreateFPURegisterOperand(FpuRegisterIndex.ST0); // ST(0) // Set the structured operands instruction.StructuredOperands = [ stiOperand, st0Operand ]; } return true; } }